

## RADIATION HARDENED LOGIC LEVEL POWER MOSFET SURFACE MOUNT (SMD-0.2)

**Product Summary** 

| Part Number | Radiation Level | RDS(on)      | Ι <sub>D</sub> |
|-------------|-----------------|--------------|----------------|
| IRHLNM87Y20 | 100 kRads (Si)  | 15m $\Omega$ | 17A*           |
| IRHLNM83Y20 | 300 kRads (Si)  | 15m $\Omega$ | 17A*           |

Refer to page 9 for additional part number-IRHLNMC87Y20 (Ceramic Lid)

## **Description**

IR HiRel R8 Logic Level Power MOSFETs provide simple solution to interfacing CMOS and TTL control circuits to power devices in space and other radiation environments. The threshold voltage remains within acceptable operating limits over the full operating temperature and post radiation. This is achieved while maintaining single event gate rupture and single event burnout immunity.

The device is ideal when used to interface directly with most logic gates, linear IC's, micro-controllers, and other device types that operate from a 3.3-5V source. It may also be used to increase the output current of a PWM, voltage comparator or an operational amplifier where the logic level drive signal is available.

# 20V, N-CHANNEL Rechnology



#### **Features**

- 5V CMOS and TTL Compatible
- Low RDS(on)
- Fast Switching
- Single Event Effect (SEE) Hardened
- Low Total Gate Charge
- Simple Drive Requirements
- · Hermetically Sealed
- · Light Weight
- Surface Mount
- ESD Rating: Class 1B per MIL-STD-750, Method 1020

## **Absolute Maximum Ratings**

| Symbol                                                           | Parameter                            | Value          | Units |
|------------------------------------------------------------------|--------------------------------------|----------------|-------|
| I <sub>D1</sub> @ V <sub>GS</sub> = 4.5V, T <sub>C</sub> = 25°C  | Continuous Drain Current             | 17*            |       |
| I <sub>D2</sub> @ V <sub>GS</sub> = 4.5V, T <sub>C</sub> = 100°C | Continuous Drain Current             | 17*            | A     |
| I <sub>DM</sub> @ T <sub>C</sub> = 25°C Pulsed Drain Current ①   |                                      | 68             | 7     |
| P <sub>D</sub> @ T <sub>C</sub> = 25°C                           | Maximum Power Dissipation            | 36             | W     |
|                                                                  | Linear Derating Factor               | 0.3            | W/°C  |
| $V_{GS}$                                                         | Gate-to-Source Voltage               | ± 12           | V     |
| E <sub>AS</sub>                                                  | Single Pulse Avalanche Energy ②      | 37             | mJ    |
| I <sub>AR</sub>                                                  | Avalanche Current ①                  | 17             | Α     |
| E <sub>AR</sub>                                                  | Repetitive Avalanche Energy ①        | 3.6            | mJ    |
| dv/dt                                                            | Peak Diode Recovery dv/dt ③          | 3.75           | V/ns  |
| T <sub>J</sub>                                                   | Operating Junction and               | -55 to + 150   |       |
| T <sub>STG</sub>                                                 | Storage Temperature Range            |                | °C    |
|                                                                  | Package Mounting Surface Temperature | 300 (for 5s)   |       |
|                                                                  | Weight                               | 0.25 (Typical) | g     |

<sup>\*</sup> Current is limited by package For Footnotes, refer to the page 2.

## Electrical Characteristics @ Tj = 25°C (Unless Otherwise Specified)

| Symbol                         | Parameter                                                | Min. | Тур.  | Max. | Units | Test Conditions                                           |
|--------------------------------|----------------------------------------------------------|------|-------|------|-------|-----------------------------------------------------------|
| BV <sub>DSS</sub>              | Drain-to-Source Breakdown Voltage                        | 20   |       |      | V     | $V_{GS} = 0V, I_D = 250\mu A$                             |
| $\Delta BV_{DSS}/\Delta T_{J}$ | Breakdown Voltage Temp. Coefficient                      |      | 0.028 |      | V/°C  | Reference to 25°C, $I_D = 250\mu A$                       |
| Б                              | R <sub>DS(on)</sub> Static Drain-to-Source On-Resistance |      | 12    | 15   | mΩ    | V <sub>GS</sub> = 4.5V, I <sub>D2</sub> = 17A* ④          |
| R <sub>DS(on)</sub>            |                                                          |      | 11    | 14   | mΩ    | V <sub>GS</sub> = 7.0V, I <sub>D2</sub> = 17A* ④          |
| V <sub>GS(th)</sub>            | Gate Threshold Voltage                                   | 1.0  |       | 2.3  | V     | V = V   = 250uA                                           |
| $\Delta V_{GS(th)}/\Delta T_J$ | Gate Threshold Voltage Coefficient                       |      | -4.2  |      | mV/°C | $V_{DS} = V_{GS}$ , $I_D = 250\mu A$                      |
| Gfs                            | Forward Transconductance                                 | 20   |       |      | S     | V <sub>DS</sub> = 15V, I <sub>D2</sub> = 17A ④            |
| I <sub>DSS</sub>               | Zoro Coto Voltago Drain Current                          |      |       | 1.0  |       | $V_{DS} = 16V, V_{GS} = 0V$                               |
|                                | Zero Gate Voltage Drain Current                          |      |       | 10   | μΑ    | $V_{DS} = 16V, V_{GS} = 0V, T_{J} = 125^{\circ}C$         |
| $I_{GSS}$                      | Gate-to-Source Leakage Forward                           |      |       | 100  | nA    | V <sub>GS</sub> = 12V                                     |
|                                | Gate-to-Source Leakage Reverse                           |      |       | -100 | IIA   | V <sub>GS</sub> = -12V                                    |
| $Q_G$                          | Total Gate Charge                                        |      | 18    | 26   |       | I <sub>D1</sub> = 17A                                     |
| $Q_{GS}$                       | Gate-to-Source Charge                                    |      | 6.4   | 8.0  | nC    | $V_{DS} = 10V$                                            |
| $Q_GD$                         | Gate-to-Drain ('Miller') Charge                          |      | 4.0   | 8.0  |       | $V_{GS} = 5.5V$                                           |
| $t_{d(on)}$                    | Turn-On Delay Time                                       |      | 18    | 24   |       | I <sub>D1</sub> = 17A **                                  |
| tr                             | Rise Time                                                |      | 73    | 150  | 20    | $V_{DD} = 10V$                                            |
| $t_{d(off)}$                   | Turn-Off Delay Time                                      |      | 24    | 32   | ns    | $R_G = 2.35\Omega$                                        |
| t <sub>f</sub>                 | Fall Time                                                |      | 10    | 18   |       | $V_{GS} = 5.5V$                                           |
| Ls +L <sub>D</sub>             | Total Inductance                                         |      | 1.0   |      | nH    | Measured from center of Drain pad to center of Source pad |
| C <sub>iss</sub>               | Input Capacitance                                        |      | 2336  |      |       | V <sub>GS</sub> = 0V                                      |
| C <sub>oss</sub>               | Output Capacitance                                       |      | 596   |      | pF    | $V_{DS} = 20V$                                            |
| C <sub>rss</sub>               | Reverse Transfer Capacitance                             |      | 147   |      |       | f = 1.0MHz                                                |
| R <sub>G</sub>                 | Gate Resistance                                          |      | 0.76  |      | Ω     | f = 1.0MHz, open drain                                    |

<sup>\*\*</sup> Switching speed maximum limits are based on manufacturing test equipment and capability.

## **Source-Drain Diode Ratings and Characteristics**

| Symbol          | Parameter                              | Min.                                                                                           | Тур. | Max. | Units | Test Conditions                                |
|-----------------|----------------------------------------|------------------------------------------------------------------------------------------------|------|------|-------|------------------------------------------------|
| Is              | Continuous Source Current (Body Diode) |                                                                                                |      | 17*  | ۸     |                                                |
| I <sub>SM</sub> | Pulsed Source Current (Body Diode) ①   |                                                                                                |      | 68   | Α     |                                                |
| V <sub>SD</sub> | Diode Forward Voltage                  |                                                                                                |      | 1.0  | V     | $T_J = 25^{\circ}C, I_S = 17A, V_{GS} = 0V$    |
| t <sub>rr</sub> | Reverse Recovery Time                  |                                                                                                |      | 41   | ns    | $T_J = 25^{\circ}C, I_F = 17A, V_{DD} \le 20V$ |
| Q <sub>rr</sub> | Reverse Recovery Charge                |                                                                                                |      | 33   | nC    | di/dt = 100A/µs                                |
| t <sub>on</sub> | Forward Turn-On Time                   | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> +L <sub>D</sub> ) |      |      |       |                                                |

<sup>\*</sup> Current is limited by package

## Thermal Resistance

| Symbol         | Parameter        | Min. | Тур. | Max. | Units |
|----------------|------------------|------|------|------|-------|
| $R_{	heta JC}$ | Junction-to-Case |      |      | 3.5  | °C/W  |

#### Footnotes:

- ① Repetitive Rating; Pulse width limited by maximum junction temperature.
- $^{\circ}$  V<sub>DD</sub> = 20V, starting T<sub>J</sub> = 25°C, L = 0.26mH, Peak I<sub>L</sub> =17A, V<sub>GS</sub> = 12V
- $\exists \quad I_{SD} \leq 17A, \ di/dt \leq 419A/\mu s, \ V_{DD} \leq 20V, \ T_J \leq 150^{\circ}C$
- $\odot$  Total Dose Irradiation with V<sub>GS</sub> Bias. 12 volt V<sub>GS</sub> applied and V<sub>DS</sub> = 0 during irradiation per MIL-STD-750, Method 1019, condition A.
- $\odot$  Total Dose Irradiation with V<sub>DS</sub> Bias. 16 volt V<sub>DS</sub> applied and V<sub>GS</sub> = 0 during irradiation per MIL-STD-750, Method 1019, condition A.



### **Radiation Characteristics**

IR HiRel Radiation Hardened MOSFETs are tested to verify their radiation hardness capability. The hardness assurance program at IR HiRel is comprised of two radiation environments. Every manufacturing lot is tested for total ionizing dose (per notes 5 and 6) using the TO-3 package. Both pre- and post-irradiation performance are tested and specified using the same drive circuitry and test conditions in order to provide a direct comparison.

Table1. Electrical Characteristics @ Tj = 25°C, Post Total Dose Irradiation \$6

| Symbol              | Parameter                                              | Up to 300 | kRads (Si) 1 | Units  | Test Conditions                               |  |
|---------------------|--------------------------------------------------------|-----------|--------------|--------|-----------------------------------------------|--|
|                     | i didilictei                                           | Min.      | Max.         | Oilles | rest conditions                               |  |
| BV <sub>DSS</sub>   | Drain-to-Source Breakdown Voltage                      | 20        |              | V      | $V_{GS} = 0V, I_{D} = 250\mu A$               |  |
| $V_{GS(th)}$        | Gate Threshold Voltage                                 | 1.0       | 2.3          | V      | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$          |  |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Forward                         |           | 100          | nA     | V <sub>GS</sub> = 12V                         |  |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Reverse                         |           | -100         | nA     | V <sub>GS</sub> = -12V                        |  |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current                        |           | 1.0          | μA     | V <sub>DS</sub> = 16V, V <sub>GS</sub> = 0V   |  |
| R <sub>DS(on)</sub> | Static Drain-to-Source ④ On-State Resistance (TO-3)    |           | 15           | mΩ     | V <sub>GS</sub> = 4.5V, I <sub>D2</sub> = 17A |  |
| R <sub>DS(on)</sub> | Static Drain-to-Source ④ On-State Resistance (SMD-0.2) |           | 15           | mΩ     | V <sub>GS</sub> = 4.5V, I <sub>D2</sub> = 17A |  |
| V <sub>SD</sub>     | Diode Forward Voltage                                  |           | 1.0          | V      | V <sub>GS</sub> = 0V, I <sub>S</sub> = 17A    |  |

<sup>1.</sup> Part numbers IRHLNM87Y20 and IRHLNM83Y20

IR HiRel radiation hardened MOSFETs have been characterized in heavy ion environment for Single Event Effects (SEE). Single Event Effects characterization is illustrated in Fig. a and Table 2.

**Table 2. Typical Single Event Effect Safe Operating Area** 

|                    | _               | VDS (V)       |               |                |                |                |                |                 |
|--------------------|-----------------|---------------|---------------|----------------|----------------|----------------|----------------|-----------------|
| LET (MeV/(mg/cm²)) | Energy<br>(MeV) | Range<br>(µm) | @ VGS =<br>0V | @ VGS =<br>-1V | @ VGS =<br>-2V | @ VGS =<br>-3V | @ VGS =<br>-5V | @ VGS =<br>-10V |
| 37 ± 5%            | 298 ± 5%        | 38 ± 5%       | 18            | 18             |                |                | 8              | 4               |
| 60 ± 5%            | 320 ± 5%        | 32 ± 7.5%     | 18            | 18             | 15             | 12             | 8              |                 |
| 81 ± 5%            | 375 ± 7.5%      | 28 ± 7.5%     | 18            | 18             |                | 12             | 8              |                 |



Fig a. Typical Single Event Effect, Safe Operating Area

For Footnotes, refer to the page 2.





Fig 1. Typical Output Characteristics



Fig 3. Typical Transfer Characteristics



Fig 5. Typical On-Resistance Vs Gate Voltage



Fig 2. Typical Output Characteristics



Fig 4. Normalized On-Resistance Vs. Temperature



Fig 6. Typical On-Resistance Vs Drain Current





**Fig 7.** Typical Drain-to-Source Breakdown Voltage Vs Temperature



**Fig 9.** Typical Capacitance Vs. Drain-to-Source Voltage



Fig 11. Typical Source-Drain Diode Forward Voltage



**Fig 8.** Typical Threshold Voltage Vs Temperature



**Fig 10.** Typical Gate Charge Vs. Gate-to-Source Voltage



Fig 12. Maximum Drain Current Vs. Case Temperature









**Fig 14.** Maximum Avalanche Energy Vs. Drain Current



Fig 15. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 16a. Unclamped Inductive Test Circuit



Fig 16b. Unclamped Inductive Waveforms



Fig 17a. Gate Charge Waveform



Fig 17b. Gate Charge Test Circuit



Fig 18a. Switching Time Test Circuit



Fig 18b. Switching Time Waveforms



Note: For the most updated package outline, please see the website: SMD-0.2 (Metal Lid)



Note: For the most updated package outline, please see the website: SMD-0.2 (Ceramic Lid)





## Additional Product Summary (continued from pages 1 and 3)

## **Product Summary**

| Part Number  | Radiation Level | RDS(on)      | I <sub>D</sub> |
|--------------|-----------------|--------------|----------------|
| IRHLNMC87Y20 | 100 kRads(Si)   | 15mΩ         | 17A*           |
| IRHLNMC83Y20 | 300 kRads(Si)   | 15m $\Omega$ | 17A*           |







#### **IMPORTANT NOTICE**

The information given in this document shall be in no event regarded as guarantee of conditions or characteristic. The data contained herein is a characterization of the component based on internal standards and is intended to demonstrate and provide guidance for typical part performance. It will require further evaluation, qualification and analysis to determine suitability in the application environment to confirm compliance to your system requirements.

With respect to any example hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind including without limitation warranties on non- infringement of intellectual property rights and any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's product and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of any customer's technical departments to evaluate the suitability of the product for the intended applications and the completeness of the product information given in this document with respect to applications.

For further information on the product, technology, delivery terms and conditions and prices, please contact your local sales representative or go to (<a href="www.infineon.com/irhirel">www.infineon.com/irhirel</a>).

#### WARNING

Due to technical requirements products may contain dangerous substances. For information on the types in question, please contact your nearest Infineon Technologies office.